Loading...

Low cost soft error hardened latch designs for nano-scale CMOS technology in presence of process variation

Rajaei, R ; Sharif University of Technology | 2013

681 Viewed
  1. Type of Document: Article
  2. DOI: 10.1016/j.microrel.2013.02.012
  3. Publisher: 2013
  4. Abstract:
  5. In this paper, two Low cost and Soft Error Hardened latches (referred to as LSEH1 and LSEH2) are proposed and evaluated. The proposed latches are fully SEU immune, i.e. they are capable of tolerating all particle strikes to any of their nodes. Moreover, they can mask Single Event Transients (SETs) occurring in combinational logics and reaching the input of the latches. We have compared our SEU/SET-tolerant latches with some well-known previously proposed soft error tolerant latches. To evaluate the proposed latches, we have done a set of SPICE simulations. The simulation results trough comparisons with other hardened latches reveal that the proposed latches not only have more robustness but also they have the advantage of lower cost in terms of power, area, and delay. Moreover, since process and temperature variations have a considerable effect on today's VLSI circuits, we have precisely investigated the effect of process variations such as threshold voltage and W/L variations on the delay and power consumption of our proposed latches
  6. Keywords:
  7. Combinational logic ; Low costs ; Nano-scale CMOS ; Process Variation ; Single event transients ; Soft error ; SPICE simulations ; Temperature variation ; CMOS integrated circuits ; Transients ; VLSI circuits ; Hardening
  8. Source: Microelectronics Reliability ; Volume 53, Issue 6 , June , 2013 , Pages 912-924 ; 00262714 (ISSN)
  9. URL: http://www.sciencedirect.com/science/article/pii/S0026271413000553